完整後設資料紀錄
DC 欄位語言
dc.contributor.authorAltolaguirre, Federico A.en_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2017-04-21T06:48:27Z-
dc.date.available2017-04-21T06:48:27Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4799-6275-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/136067-
dc.description.abstractThis work presents a novel design for input ESD protection. By replacing the protection resistor with an active switch that isolates the input transistors from the pad under ESD stress, the ESD robustness can be greatly improved. The proposed designs were designed and verified in a 40-nm CMOS process using only thin oxide devices, which can successfully pass the typical industry ESD-protection specifications of 2-kV HBM and 200-V MM ESD tests.en_US
dc.language.isoen_USen_US
dc.subjectESDen_US
dc.subjectCMOS ICsen_US
dc.subjectESD protectionen_US
dc.subjectReliabilityen_US
dc.titleActive ESD Protection for Input Transistors in a 40-nm CMOS Processen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380584400040en_US
dc.citation.woscount0en_US
顯示於類別:會議論文