標題: Full-Custom All-Digital Phase Locked Loop For Clock Generation
作者: Huang, Mu-lee
Hung, Chung-Chih
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: All-digital PLL;Time-to-Digital Converter;Digital Loop Filter
公開日期: 2015
摘要: A novel approach of constructing an All-Digital Phase Locked Loop (ADPLL) is presented in this paper. A 3-Step symmetric Time-to-Digital Converter (TDC) is proposed with both long dynamic range and high resolution. The Upper-and-Lower-boundaries-Cut-off-Determination (ULCD) logic is presented for a full-custom digital loop filter. With this method, an all-digital PLL can be designed without synthesis procedures. The Digitally-Controlled Oscillator is designed by ring architecture with periodic variation linear. The dynamic range of the TDC is 7.7 ns and the finest resolution of the TDC is only 12.7 ps. System locked time is only 1.62 us. The rms jitter and P-P jitter is 4.68 ps and 38.68 ps in the measurement results. And the power dissipation is only 7.55 mW.
URI: http://hdl.handle.net/11536/136074
ISBN: 978-1-4799-6275-4
期刊: 2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT)
顯示於類別:會議論文