Full metadata record
DC FieldValueLanguage
dc.contributor.authorHuang, Mu-leeen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2017-04-21T06:48:28Z-
dc.date.available2017-04-21T06:48:28Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4799-6275-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/136074-
dc.description.abstractA novel approach of constructing an All-Digital Phase Locked Loop (ADPLL) is presented in this paper. A 3-Step symmetric Time-to-Digital Converter (TDC) is proposed with both long dynamic range and high resolution. The Upper-and-Lower-boundaries-Cut-off-Determination (ULCD) logic is presented for a full-custom digital loop filter. With this method, an all-digital PLL can be designed without synthesis procedures. The Digitally-Controlled Oscillator is designed by ring architecture with periodic variation linear. The dynamic range of the TDC is 7.7 ns and the finest resolution of the TDC is only 12.7 ps. System locked time is only 1.62 us. The rms jitter and P-P jitter is 4.68 ps and 38.68 ps in the measurement results. And the power dissipation is only 7.55 mW.en_US
dc.language.isoen_USen_US
dc.subjectAll-digital PLLen_US
dc.subjectTime-to-Digital Converteren_US
dc.subjectDigital Loop Filteren_US
dc.titleFull-Custom All-Digital Phase Locked Loop For Clock Generationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380584400074en_US
dc.citation.woscount0en_US
Appears in Collections:Conferences Paper