標題: BRAM Efficient Multi-ported Memory on FPGA
作者: Lin, Jiun-Liang
Lai, Bo-Cheng Charles
電機學院
電子工程學系及電子研究所
College of Electrical and Computer Engineering
Department of Electronics Engineering and Institute of Electronics
關鍵字: FPGA;multi-ported memory;BRAM efficient
公開日期: 2015
摘要: Multi-ported memory is broadly used in modern designs on FPGAs. However, the excessive demand on BRAMs to implement multi-ported memory on FPGA would block the usage of BRAMs for other parts of a design. This issue becomes a serious concern especially for designs that require huge internal storage capacity. This paper proposes a BRAM efficient scheme on increasing read ports and write ports. When compared with previous works, the proposed multi-ported memory can reduce up to 53% requirement on BRAMs with only minor frequency degradation.
URI: http://hdl.handle.net/11536/136079
ISBN: 978-1-4799-6275-4
期刊: 2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT)
顯示於類別:會議論文