完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Chien-Juen_US
dc.contributor.authorChen, Yin-Nienen_US
dc.contributor.authorFan, Ming-Longen_US
dc.contributor.authorHu, Vita Pi-Hoen_US
dc.contributor.authorSu, Pinen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2017-04-21T06:49:57Z-
dc.date.available2017-04-21T06:49:57Z-
dc.date.issued2014en_US
dc.identifier.isbn978-1-4799-7439-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/136139-
dc.description.abstractIn this paper, we analyze the variability of III-V homojunction tunnel FET (TFET) and FinFET devices and logic circuits operating in near-threshold region. The impacts of work function variation (WFV) and fin line-edge roughness (fin LER) on TFET and FinFET device Ion, Ioff, Cg, two-way NAND delay, switching energy and leakage power are investigated and compared using 3D atomistic TCAD mixed-mode Monte-Carlo simulations. The results indicate that WFV and fin LER have different impacts on ION and IOFF. The delay variability of two-way NAND is aggravated by the Miller capacitance of TFET and FinFET devices.en_US
dc.language.isoen_USen_US
dc.titleImpacts of Work Function Variation and Line-Edge Roughness on TFET and FinFET Devices and Logic Circuitsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380569700044en_US
dc.citation.woscount0en_US
顯示於類別:會議論文