完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Ta-Kai | en_US |
dc.contributor.author | Lin, Kuen-Wey | en_US |
dc.contributor.author | Chiu, Chang-Hao | en_US |
dc.contributor.author | Lin, Rung-Bin | en_US |
dc.date.accessioned | 2017-04-21T06:50:00Z | - |
dc.date.available | 2017-04-21T06:50:00Z | - |
dc.date.issued | 2014 | en_US |
dc.identifier.isbn | 978-1-4503-2816-6 | en_US |
dc.identifier.issn | 1066-1395 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1145/2591513.2591601 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136154 | - |
dc.description.abstract | This paper presents a via-configurable logic block and a design methodology for realizing fine-grained dual-supply-voltage structured ASIC. Experiments with a 90nm process technology show that, given various timing budgets, our approach can achieve up to 44% energy reduction with 1.6% area overhead on level converters. Compared with GECVS, our approach converts up to 39% more high-supply voltage gates into low-supply voltage gates. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Structured ASIC | en_US |
dc.subject | Via configurable | en_US |
dc.subject | Dual supply voltage | en_US |
dc.subject | Low power | en_US |
dc.subject | Standard cell | en_US |
dc.subject | Level converter | en_US |
dc.title | Logic Block and Design Methodology for Via-Configurable Structured ASIC Using Dual Supply Voltages | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1145/2591513.2591601 | en_US |
dc.identifier.journal | GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI | en_US |
dc.citation.spage | 111 | en_US |
dc.citation.epage | 116 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000380617300030 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |