完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChung, Steve S.en_US
dc.date.accessioned2017-04-21T06:50:00Z-
dc.date.available2017-04-21T06:50:00Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4673-2523-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/136158-
dc.description.abstractNot only the popular random dopant fluctuation (RDF), but also the traps, caused by the hot carrier stress induce the V-th variations. This paper will address the importance of these effects and the experimental demonstration of the process-and trap-induced fluctuations. The boron clustering, sidewall roughness, and the electrical stress effects can all be justified by the theory and the method. This method provides us a valuable tool for the understanding of the process and stress induced variability in 3D devices (e.g., FinFET).en_US
dc.language.isoen_USen_US
dc.subjectTrigate CMOSen_US
dc.subjectVariabilityen_US
dc.subjectVariationen_US
dc.subjectReliabilityen_US
dc.titleThe Process and Stress-Induced Variability Issues of Trigate CMOS Devicesen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380585600151en_US
dc.citation.woscount0en_US
顯示於類別:會議論文