完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Louis Y. -Z.en_US
dc.contributor.authorWen, Charles H. -P.en_US
dc.date.accessioned2017-04-21T06:49:52Z-
dc.date.available2017-04-21T06:49:52Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4673-9569-4en_US
dc.identifier.issn2153-6961en_US
dc.identifier.urihttp://hdl.handle.net/11536/136176-
dc.description.abstractIn the nanometer era where the operating speed of a chip decides its price, design companies rely on high-qualty speed binning approaches to maxmizie their profits. The conventional speed binning approach is legacy (i.e. structural) since functional tests are too expensive to derive. Besides legacy and functional tests, recent studies tried to apply the notion of delay testing for deriving speed-binning patterns; however, all of them could not determine the number of patterns required for speed-binning nor taking process variation into consideration. Therefore, in this paper, we propose a speed-binning pattern generation (SBPG) method to deterministically generate a high-quality pattern set for speed binning. This SBPG mainly consists of two core techniques: (1) empirical variation sampling (EVS) and (2) functional timing analysis (FTA), which efficiently derives few high-quality patterns from a small number of learning samples. SBPG achieves a satisfactory accuracy (> 99% on average) for five benchmark circuits under various conditions of process variation, and is shown to be an efficient solution for speed binning.en_US
dc.language.isoen_USen_US
dc.titleSpeed Binning With High-Quality Structural Patterns From Functional Timing Analysis (FTA)en_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC)en_US
dc.citation.spage238en_US
dc.citation.epage243en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000384642200046en_US
dc.citation.woscount1en_US
顯示於類別:會議論文