Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Hu, Yu-Chen | en_US |
dc.contributor.author | Chang, Yao-Jen | en_US |
dc.contributor.author | Wu, Chun-Shen | en_US |
dc.contributor.author | Cheng, Yung Mao | en_US |
dc.contributor.author | Chen, Wei Jen | en_US |
dc.contributor.author | Chen, Kuan-Neng | en_US |
dc.date.accessioned | 2017-04-21T06:48:57Z | - |
dc.date.available | 2017-04-21T06:48:57Z | - |
dc.date.issued | 2014 | en_US |
dc.identifier.isbn | 978-1-4799-7727-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136338 | - |
dc.description.abstract | In this paper, a 3D chip-to-chip hetero-integration scheme without Si interposer is demonstrated under 270 degrees C thermal budget. The scheme successfully integrates advanced and common technology node logic chips by Cu/Sn to ENIG bumping. Cu/Sn mu-bumps are electroplated on common technology node and ENIG joints are electroless-plated on advanced technology node opening pads, respectively. Herein, 60 mu m bump pitch, 40 mu m diameter of Cu/Sn mu-bump and 50 mu m diameter of ENIG are presented. Without cracks and voids, the 3D C2C scheme gives an efficient approach for future development of 3D IC. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Research of Electroplating and Electroless Plating for Low Temperature Bonding in 3D Heterogeneous Integration | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 9TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT) | en_US |
dc.citation.spage | 290 | en_US |
dc.citation.epage | 293 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000380572700066 | en_US |
dc.citation.woscount | 0 | en_US |
Appears in Collections: | Conferences Paper |