完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiu, Hao-Minen_US
dc.contributor.authorLin, Yung-Jenen_US
dc.contributor.authorLee, Yu-Chien_US
dc.contributor.authorLee, Cheng-Yenen_US
dc.contributor.authorYang, Chia-Hsiangen_US
dc.date.accessioned2017-04-21T06:49:02Z-
dc.date.available2017-04-21T06:49:02Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4673-9498-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/136385-
dc.description.abstractThis paper presents a low-power acoustic signal processor for fully-implantable cochlear implants. The developed processor supports adaptive beamforming, frequency-domain analysis, envelope detection, channel combination, and magnitude compression. Power and area are minimized by leveraging dedicated real-valued FFT, register count minimization, data allocation optimization, hardware complexity reduction, and minimum-energy-point operation. Compared to complexvalued FFT, real-valued FFT achieves 44.36% power reduction. Register count minimization and data allocation for FFT output reordering yields 28.07% and 27.09% area and power reduction, respectively. Envelope detection and log-compression are realized by hardware-efficient CORDIC engines. The processor is scalable to support various numbers of channels. This chip is implemented in 90-nm CMOS and the core area is 0.47 mm(2). It dissipates 98.6 mu W at 50 kHz, 0.33 V for a latency of 3 ms.en_US
dc.language.isoen_USen_US
dc.titleA 98.6 mu W Acoustic Signal Processor for Fully-Implantable Cochlear Implantsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000389516800022en_US
dc.citation.woscount0en_US
顯示於類別:會議論文