完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYu, Hsin-Yien_US
dc.contributor.authorLai, Kelvin Yi-Tseen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2017-04-21T06:49:03Z-
dc.date.available2017-04-21T06:49:03Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4673-9498-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/136391-
dc.description.abstractIn this paper, an energy-efficient monitor, including three capacitive and two resistive readout circuits with hardware-sharing architecture, is presented for female ovulation. The proposed design is featuring two calibration modules: one decreases the initial offset by capacitor array, and the other reduces P-V-T variations by taking proportion between sensing and ruler results. After implemented in UMC 0.18 mu m CMOSMEMS technology, the post-layout simulation results show that our circuit consumes 30 mu W and 49 mu W in 0.8ms conversion time under 1.8V supplied voltage for 1-axis and 3-axis. The capacitive resolution is around 0.1fF and the sensing range of dietemperature is 0 similar to 100 degrees C with 0.05 degrees C resolution.en_US
dc.language.isoen_USen_US
dc.subjectFemale Ovulation Monitoring Platformen_US
dc.subjectCapacitive and Resistive Readout Circuitsen_US
dc.subjectTime-to-Digital Converteren_US
dc.titleA Multi-axis Readout Circuit using in Female Ovulation Monitoring platformen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000389516800024en_US
dc.citation.woscount0en_US
顯示於類別:會議論文