完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yu, Hsin-Yi | en_US |
dc.contributor.author | Lai, Kelvin Yi-Tse | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2017-04-21T06:49:03Z | - |
dc.date.available | 2017-04-21T06:49:03Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.isbn | 978-1-4673-9498-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136391 | - |
dc.description.abstract | In this paper, an energy-efficient monitor, including three capacitive and two resistive readout circuits with hardware-sharing architecture, is presented for female ovulation. The proposed design is featuring two calibration modules: one decreases the initial offset by capacitor array, and the other reduces P-V-T variations by taking proportion between sensing and ruler results. After implemented in UMC 0.18 mu m CMOSMEMS technology, the post-layout simulation results show that our circuit consumes 30 mu W and 49 mu W in 0.8ms conversion time under 1.8V supplied voltage for 1-axis and 3-axis. The capacitive resolution is around 0.1fF and the sensing range of dietemperature is 0 similar to 100 degrees C with 0.05 degrees C resolution. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Female Ovulation Monitoring Platform | en_US |
dc.subject | Capacitive and Resistive Readout Circuits | en_US |
dc.subject | Time-to-Digital Converter | en_US |
dc.title | A Multi-axis Readout Circuit using in Female Ovulation Monitoring platform | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000389516800024 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |