完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Shih-Weien_US
dc.contributor.authorKuo, Shu-Chiaoen_US
dc.contributor.authorChen, Kuan-Nengen_US
dc.date.accessioned2017-04-21T06:49:25Z-
dc.date.available2017-04-21T06:49:25Z-
dc.date.issued2016en_US
dc.identifier.isbn978-1-4673-9478-9en_US
dc.identifier.issn1930-8868en_US
dc.identifier.urihttp://hdl.handle.net/11536/136431-
dc.description.abstractA novel electrical test structure is proposed to inspect the stacking fault in 3D integration. This approach is one nondestructive analysis of the misalignment investigation. In order to determine the misalignment of wafer/chip stacking, the metal line pattern is designed to detect the direction and quantity of stacking fault. Testing circuit diagram is proposed and simulated for efficient measurement. In addition, different types of stacking fault including translation, rotation, and run out are discussed and formulated.en_US
dc.language.isoen_USen_US
dc.titleElectrical Testing Structure for Stacking Error Measurement in 3D Integrationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2016 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000389022000020en_US
dc.citation.woscount0en_US
顯示於類別:會議論文