完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳龍英zh_TW
dc.contributor.authorLong-Ing Chenen_US
dc.date.accessioned2017-10-06T06:17:32Z-
dc.date.available2017-10-06T06:17:32Z-
dc.date.issued1975-07en_US
dc.identifier.urihttp://hdl.handle.net/11536/137414-
dc.description.abstractFirstly, this work provides a convenient method, with C-V, I-V and lifetime measurements as the analytic tools, to study the annealing and hysterisis effects in Au+ implanted SiO2 MOS structures. With 70 keV Au+ implanted into 560Å thick SiO2 layer, the optimum annealing condition is at 400℃, 15 to 30 minutes in dry nitrogen gas. With stress voltages range from +24 to -30 volts applied for 1 second, the flatband voltage shift is 14 volts which corresponds to an accumulated or stored charge of -8*10^12e cm^-2 in the oxide layer. Thus the resulting MOS structure behaves similarly to a floating gate or multilayer device with obvious simplifications in the processing.zh_TW
dc.language.isoen_USen_US
dc.publisher交大學刊編輯委員會zh_TW
dc.titleThe Annealing and the Hysterisis Effects of Au+ Implanted MOS Structuresen_US
dc.typeCampus Publicationsen_US
dc.identifier.journal交大學刊zh_TW
dc.identifier.journalSCIENCE BULLETIN NATIONAL CHIAO-TUNG UNIVERSITYen_US
dc.citation.volume8en_US
dc.citation.issue1en_US
dc.citation.spage157en_US
dc.citation.epage168en_US
顯示於類別:交大學刊


文件中的檔案:

  1. HT001306-16.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。