完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 陳龍英 | zh_TW |
dc.contributor.author | Long-Ing Chen | en_US |
dc.date.accessioned | 2017-10-06T06:17:32Z | - |
dc.date.available | 2017-10-06T06:17:32Z | - |
dc.date.issued | 1975-07 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/137414 | - |
dc.description.abstract | Firstly, this work provides a convenient method, with C-V, I-V and lifetime measurements as the analytic tools, to study the annealing and hysterisis effects in Au+ implanted SiO2 MOS structures. With 70 keV Au+ implanted into 560Å thick SiO2 layer, the optimum annealing condition is at 400℃, 15 to 30 minutes in dry nitrogen gas. With stress voltages range from +24 to -30 volts applied for 1 second, the flatband voltage shift is 14 volts which corresponds to an accumulated or stored charge of -8*10^12e cm^-2 in the oxide layer. Thus the resulting MOS structure behaves similarly to a floating gate or multilayer device with obvious simplifications in the processing. | zh_TW |
dc.language.iso | en_US | en_US |
dc.publisher | 交大學刊編輯委員會 | zh_TW |
dc.title | The Annealing and the Hysterisis Effects of Au+ Implanted MOS Structures | en_US |
dc.type | Campus Publications | en_US |
dc.identifier.journal | 交大學刊 | zh_TW |
dc.identifier.journal | SCIENCE BULLETIN NATIONAL CHIAO-TUNG UNIVERSITY | en_US |
dc.citation.volume | 8 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 157 | en_US |
dc.citation.epage | 168 | en_US |
顯示於類別: | 交大學刊 |