完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 龔進安 | zh_TW |
dc.contributor.author | 張永佳 | zh_TW |
dc.contributor.author | Kung,Jin-An | en_US |
dc.contributor.author | Chang, Yung-Chia | en_US |
dc.date.accessioned | 2018-01-24T07:38:03Z | - |
dc.date.available | 2018-01-24T07:38:03Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.uri | http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070363312 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/139483 | - |
dc.description.abstract | 在半導體晶圓製造過程中,製程需要三百多道手續,而在這些製程在蝕刻製程後都有一定的圖案的大小,稱為臨界尺寸(Critical Dimension,CD)。CD的大小及變異對於最終產品品質很重要,其中在閘極蝕刻製程後的CD又顯得格外的重要,因為它肩負著一塊積體電路正常運作與否的關鍵。因此本研究針對個案公司的閘極蝕刻製程加以研究,以控制閘極蝕刻製程後其中一個關鍵圖案,Memory cell的CD為目標,利用實驗設計與反應曲面法找出該製程的關鍵因子與最佳設定值,使其能以快速且有效的方式下調整閘極蝕刻製程的參數設定。本研究論文最後以台灣某半導體廠提供之閘極蝕刻製程的實際資料,驗證了本研究方法確實可以快速有效控制製閘極製程後的CD大小及穩定性。 | zh_TW |
dc.description.abstract | There are around 300 producing process in the entire semiconductor wafer fabrication. Critical Dimensions shown on the resulting pattern after the etching process are very important to the quality of the final product since they are the key to determine whether the integrated circuits function as designed. In this research, the gate etching process of the case company, a Taiwan semiconductor fabricator, was studied. The main focus was on the control of the Memory cell CD measured after the gate etching. Design and Experiments and response surface method were utilized to effectively identify the key factors along with their settings in the process to optimize the CD of the memory cell. Real data provided by the case company was used to verify the effectiveness and efficiency of the proposed method. It is found that the settings found by this study can effectively control the size the stability of the CDs in Memory cell. | en_US |
dc.language.iso | zh_TW | en_US |
dc.subject | 臨界尺寸 | zh_TW |
dc.subject | 統計製程控制 | zh_TW |
dc.subject | Memory cell | zh_TW |
dc.subject | 反應曲面法 | zh_TW |
dc.subject | Critical Dimension | en_US |
dc.subject | Statistical Process Control | en_US |
dc.subject | Memory cell | en_US |
dc.subject | Response surface analysis | en_US |
dc.title | 半導體蝕刻製程參數調整最佳化 –以P公司蝕刻製程為例 | zh_TW |
dc.title | Optimization of Parameters Adjustment on Etch Processes for Semiconductor Manufacturing- A Case Study of P Company | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 管理學院工業工程與管理學程 | zh_TW |
顯示於類別: | 畢業論文 |