標題: 鐵電負電容場效電晶體之高頻特性模擬及其電路性能探討
Simulation of RF Characteristics and Circuit Performance of Ferroelectric Negative Capacitance FET
作者: 柯孟甫
張俊彥
林烜輝
Ke, Meng-Fu
Chang, Chun-Yen
Lin, Shiuan-Huei
電子物理系所
關鍵字: 鐵電材料;負電容電晶體;截止頻率;最大震盪頻率;電壓轉移特性;傳播延遲;Ferroelectric material;Negative-capacitance FET;Cut-off frequency;Maximum-oscillation frequency;Voltage transfer characteristic;Propagation delay
公開日期: 2017
摘要: 當元件持續微縮下功率損耗成了嚴重的問題,降低次臨界擺幅來達到減少供給電壓可有效減少功率的消耗。本論文探討不改變傳輸機制的鐵電負電容場效電晶體。除了應用穩態下的Landau模型來模擬鐵電材料特性之外,一般不常考慮的動態項在高頻操作下就變得相當重要。文中將探討如何建立包含動態項的Landau模型並結合一般場效電晶體模型來模擬鐵電負電容場效電晶體在高頻下的特性和應用在電路中的表現。 本論文分成三個部份,第一部份是基本電性的分析。隨著負電容效應越強,次臨界擺幅越低,轉導最大值增加,轉導的範圍也變得集中。另外當鐵電負電容的值跟閘極電容接近時整體的電容值將會被放大。第二部份討論的是高頻特性,因為轉導跟閘極電容都同時被放大造成互相抵銷,所以負電容效應對截止頻率與最大震盪頻率的最大值影響並不明顯。但可以發現對應到截止頻率與最大震盪頻率的閘極電壓下降。負電容電晶體也只需較小的閘極電壓就可達到相同的功率轉換效率。在1dB壓縮點時之相同功率轉換效率下,負電容電晶體有較高的輸出功率跟增益,其對應到的閘極電壓範圍在0.6到0.8伏特。在功率轉換效率為10%時,增益跟輸出功率分別增加了1.42與1.2倍。第三部份是電路模擬。負電容電晶體具有很大的優勢特別在次臨界電壓下的邏輯應用,在供給電壓為0.3V時傳輸延遲改善了8.4倍。因為在相同電壓下負電容電晶體有較大的電流造成傳輸延遲大幅降低更有利於快速的操作。但當考慮了動態項阻尼係數的影響時,比本質電晶體有優勢的電壓範圍少了0.14伏特。在次臨界區域並較快的操作下,負電容電晶體可改善電壓轉移圖上的磁滯窗口。在較慢的操作下,使用負電容電晶體電壓轉移圖的斜率(反相器增益)也可增加1.4倍。我們使用的阻尼係數足夠小所以對電壓轉移特性的影響不大。此外在同樣的傳輸延遲表現下,負電容電晶體在次臨界區域會有較少的功率消耗。在傳輸延遲為0.18ns時,鐵電厚度為15nm時功率消耗可減少1.2倍。 鐵電材料需要很低的阻尼常數才有辦法達到高頻下的切換速度。我們從高頻與電路模擬發現並提出需求阻尼常數的期望值,以現有文獻上來看其值需要在降低兩個數量級才能減少並忽略其在高頻下造成的影響,並進一步能使負電容電晶體應用在GHz操作速度下的電路中。
As continuous downscaling the dimensions of MOSFET, the rapidly increasing power consumption has become a critical issue. Improving the subthreshold slope by overcoming Boltzmann limit can achieve VDD scaling. This thesis focus on ferroelectric negative capacitance FET which don’t change the transmission mechanism. Dynamic term in Landau model which rarely considered become quite important under high frequency operation. In this thesis, we discuss how to construct both static and dynamic state Landau model, then combine with compact MOSFET model to simulate NCFET’s RF characteristics and circuit performance. In the first part of this work, we discuss basic electrical characteristics. As NC effect stronger SS become smaller, maximum value of gm increases, gm range become more concentrated. Besides, the total capacitance will be magnified when Cfe is close to Cmos. In the second part, high frequency characteristics are discussed. NC effect on maximum value of fT and fmax are not significant because the increase of capacitance and gm offset each other. But the relate VG for maximum value of fT and fmax become smaller. NCFET only needs less VG to achieve the same value of PAE. For same performance of PAE at P1dB, the correspond VG region from 0.6V to 0.8V has much higher Pout and gain in this work. At PAE=10%, gain and Pout improves 1.42 and 1.2 times respectively. In the last part, circuit performance is discussed. NC-inverter is beneficial especially for subthreshold logic application, the delay time improves 8.4 times at VDD=0.3V. For the same VDD in subthreshold region the NC-inverter has larger Ion thus delay time decreases, enabling faster operation. However, when considering damping effect, the superior region decrease about 0.14V. The hysteresis window circumstance in VTC can be improved using NC-inverter at subthreshold region for a fast sweep. For a slow sweep, the inverter gain of NC-inverter improves 1.4 times. NC-inverter has better VTC characteristic in subthreshold region for an appropriate small damping constant. Moreover, NC-inverter has less power consumption throughout subthreshold region at the same delay time performance. At delay time=0.18ns, NC-inverter of tFE=15nm power consumption can improves 1.2 times. Ferroelectrics with low damping constant are necessary for high frequency switching. From both RF and circuit simulation, we give the requirement of damping constant value that need reduce two more order to let damping effect become insignificant, which can further make NCFET implement in high frequency (~gigahertz) circuit applications.
URI: http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070452053
http://hdl.handle.net/11536/142257
顯示於類別:畢業論文