完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHong, Yu-Juen_US
dc.contributor.authorHuang, Ya-Shihen_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.date.accessioned2014-12-08T15:20:13Z-
dc.date.available2014-12-08T15:20:13Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-2748-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/14356-
dc.description.abstractIn deep submicron technology, wire delay is no longer negligible and is gradually becoming a dominant factor of system performance. Several state-of-the-art architectural synthesis flows have already adopted the distributed register architecture to cope with the increasing wire delay by allowing multicycle communication. In this paper, we formulate channel and register allocation within a refined regular distributed register architecture, named RDR-GRS, as a problem of simultaneous data transfer routing and scheduling for minimizing global interconnect resources. We also present an innovative algorithm with both spatial and temporal considerations. It features both a concentration-oriented path router gathering wire-sharable data transfers and a channel-based time scheduler resolving contentions for wires in a channel, which are in spatial and temporal domain, respectively. The experimental results show that the proposed algorithm can significantly outperform existing related works.en_US
dc.language.isoen_USen_US
dc.titleSimultaneous Data Transfer Routing and Scheduling for Interconnect Minimization in Multicycle Communication Architectureen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009en_US
dc.citation.spage19en_US
dc.citation.epage24en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000265675400004-
顯示於類別:會議論文