完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLai, Bo-Cheng Charlesen_US
dc.contributor.authorHuang, Kun-Huaen_US
dc.date.accessioned2018-08-21T05:52:50Z-
dc.date.available2018-08-21T05:52:50Z-
dc.date.issued2017-10-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2017.2717448en_US
dc.identifier.urihttp://hdl.handle.net/11536/143993-
dc.description.abstractAlgorithmic multiported memory supports concurrent accesses by cooperating block RAMs (BRAMs) with algorithmic operations, and demonstrates the better performance per resource usage on FPGA when compared with register-based designs. However, the current approaches still use significant amount of FPGA resources and pose great design challenges when increasing the access ports. This paper proposes HB-NTX with a resource efficient hierarchical banking structure for nontable-based multi-ported memory design on FPGA. The regular design style enables a systematic flow to scale both read and write ports. When compared with the previous approaches, HB-NTX can reduce 62.03% BRAMs when composing a 2R4W memory with 32K depth. This paper further extends the HB-NTX to alleviate the complexity of the table-based memory designs. When compared with the previous table-based TBLVT approach, the proposed design for a 2R4W memory with 8K depth attains the cost reduction of 39.9%, 14.3%, and 15.6%, for registers, lookup tables, and BRAMs, respectively.en_US
dc.language.isoen_USen_US
dc.subjectAlgorithmic multiported memoryen_US
dc.subjectblock RAM (BRAM)en_US
dc.subjectfield-programmable gate array (FPGA)en_US
dc.titleAn Efficient Hierarchical Banking Structure for Algorithmic Multiported Memory on FPGAen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2017.2717448en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume25en_US
dc.citation.spage2776en_US
dc.citation.epage2788en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000413751500009en_US
顯示於類別:期刊論文