完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lai, Bo-Cheng Charles | en_US |
dc.contributor.author | Huang, Kun-Hua | en_US |
dc.date.accessioned | 2018-08-21T05:52:50Z | - |
dc.date.available | 2018-08-21T05:52:50Z | - |
dc.date.issued | 2017-10-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2017.2717448 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/143993 | - |
dc.description.abstract | Algorithmic multiported memory supports concurrent accesses by cooperating block RAMs (BRAMs) with algorithmic operations, and demonstrates the better performance per resource usage on FPGA when compared with register-based designs. However, the current approaches still use significant amount of FPGA resources and pose great design challenges when increasing the access ports. This paper proposes HB-NTX with a resource efficient hierarchical banking structure for nontable-based multi-ported memory design on FPGA. The regular design style enables a systematic flow to scale both read and write ports. When compared with the previous approaches, HB-NTX can reduce 62.03% BRAMs when composing a 2R4W memory with 32K depth. This paper further extends the HB-NTX to alleviate the complexity of the table-based memory designs. When compared with the previous table-based TBLVT approach, the proposed design for a 2R4W memory with 8K depth attains the cost reduction of 39.9%, 14.3%, and 15.6%, for registers, lookup tables, and BRAMs, respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Algorithmic multiported memory | en_US |
dc.subject | block RAM (BRAM) | en_US |
dc.subject | field-programmable gate array (FPGA) | en_US |
dc.title | An Efficient Hierarchical Banking Structure for Algorithmic Multiported Memory on FPGA | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TVLSI.2017.2717448 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 25 | en_US |
dc.citation.spage | 2776 | en_US |
dc.citation.epage | 2788 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000413751500009 | en_US |
顯示於類別: | 期刊論文 |