完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Jer-Yien_US
dc.contributor.authorKumar, Malkundi Puttaveerappa Vijayen_US
dc.contributor.authorChao, Tien-Shengen_US
dc.date.accessioned2018-08-21T05:53:08Z-
dc.date.available2018-08-21T05:53:08Z-
dc.date.issued2018-01-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2017.2779451en_US
dc.identifier.urihttp://hdl.handle.net/11536/144301-
dc.description.abstractIn this letter, a junctionless (JL) poly-Si thin-film transistor (TFT) with a 3-nm-thick nanosheet channel is successfully fabricated using the low-temperature atomic level etching process. An inversion-mode (IM) TFT is also prepared for performance comparison and reliability investigation of positive gate bias stress (PGBS). In comparison with the IM-TFT, the JL-TFT exhibits superior PGBS reliability. The origin of the difference in degradation rates between the JL and IM-TFTs is ascribed to the different transport mechanisms and different gate dielectric fields under the same gate over-drivestress. Nanosheet JL-TFTs with a 3-nm channel thickness show excellent S.S (69 mV/decade) and extremely low off-current (1.93 fA). Results indicate that it is a promising candidate for low-power 3-D integrated circuits.en_US
dc.language.isoen_USen_US
dc.subjectJunctionless (JL)en_US
dc.subjectinversion mode (IM)en_US
dc.subjectnanosheeten_US
dc.subjectthin-film transistor (TFT)en_US
dc.subjectpositive gate bias stress (PGBS)en_US
dc.titleJunctionless Nanosheet (3 nm) Poly-Si TFT: Electrical Characteristics and Superior Positive Gate Bias Stress Reliabilityen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2017.2779451en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume39en_US
dc.citation.spage8en_US
dc.citation.epage11en_US
dc.contributor.department電子物理學系zh_TW
dc.contributor.departmentDepartment of Electrophysicsen_US
dc.identifier.wosnumberWOS:000418874200002en_US
顯示於類別:期刊論文