完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Chia-Ling (Lynn)en_US
dc.contributor.authorWen, Charles H. -P.en_US
dc.date.accessioned2018-08-21T05:53:09Z-
dc.date.available2018-08-21T05:53:09Z-
dc.date.issued2018-01-01en_US
dc.identifier.issn1751-858Xen_US
dc.identifier.urihttp://dx.doi.org/10.1049/iet-cds.2017.0097en_US
dc.identifier.urihttp://hdl.handle.net/11536/144332-
dc.description.abstractAs process monitors have become vital components in modern very-large-scale integration (VSLI) designs, performance targets often determine the physical implementation of such monitors. However, as various process and environmental parameters collectively affect circuit behaviour, the design of process monitors can be difficult. In addition, process parameters from device-level models may not provide sufficient resolution in circuit-level performance. Therefore, the authors propose an intelligent novel flow for selecting dominant process parameters for evaluating performance targets such as timing and leakage. The proposed flow is applied to ISCAS'85, ISCAS'89, and IWLS'05 benchmark circuits and selects the dominant parameters in 32 and 45nm complementary metal-oxide-semiconductor (CMOS) technologies. Through this flow, the authors identify the supply voltage, temperature, gate-oxide thickness, and effective gate length as the four dominant factors for timing and leakage. Experimental results show that the suggested process parameters achieve high evaluation accuracy (<3% errors in timing and <1% errors in leakage on average) in the benchmark circuits. Therefore, the proposed flow can select dominant parameters for performance targets, and the four determined factors can be used to accurately evaluate timing and leakage in 32 and 45nm CMOS technologies.en_US
dc.language.isoen_USen_US
dc.subjectVLSIen_US
dc.subjectCMOS integrated circuitsen_US
dc.subjectVLSI designsen_US
dc.subjectselected CMOS process parametersen_US
dc.subjectaccurate performance evaluationen_US
dc.subjectcircuit behaviouren_US
dc.subjectdevice-level modelsen_US
dc.subjectcircuit-level performanceen_US
dc.subjectdominant process parametersen_US
dc.subjectISCAS'85 benchmark circuitsen_US
dc.subjectISCAS'89 benchmark circuitsen_US
dc.subjectIWLS'05 benchmark circuitsen_US
dc.subjectsize 32 nmen_US
dc.subjectsize 45 nmen_US
dc.titleAccurate performance evaluation of VLSI designs with selected CMOS process parametersen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/iet-cds.2017.0097en_US
dc.identifier.journalIET CIRCUITS DEVICES & SYSTEMSen_US
dc.citation.volume12en_US
dc.citation.spage116en_US
dc.citation.epage123en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000419402700016en_US
顯示於類別:期刊論文