完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShen, Wen-Weien_US
dc.contributor.authorLin, Yu-Minen_US
dc.contributor.authorChen, Shang-Chunen_US
dc.contributor.authorChang, Hsiang-Hungen_US
dc.contributor.authorChang, Tao-Chihen_US
dc.contributor.authorLo, Wei-Chungen_US
dc.contributor.authorLin, Chien-Chungen_US
dc.contributor.authorChou, Yung-Faen_US
dc.contributor.authorKwai, Ding-Mingen_US
dc.contributor.authorKao, Ming-Jeren_US
dc.contributor.authorChen, Kuan-Nengen_US
dc.date.accessioned2018-08-21T05:53:29Z-
dc.date.available2018-08-21T05:53:29Z-
dc.date.issued2018-01-01en_US
dc.identifier.issn2168-6734en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JEDS.2018.2815344en_US
dc.identifier.urihttp://hdl.handle.net/11536/144754-
dc.description.abstractThis paper describes a four-layer-stacked chip with 45-nm dynamic random access memory (DRAM) dice and 65-nm logic controller, which are interconnected by backside-via-last through-silicon via (TSV) processes. Fabrication of backside-via-last process and multiple die stacking using chip-to-chip bonding are presented with electrical connection between TSV (5-mu m-diameter/ 50-mu m-length) and Cu interconnects. Excellent fabrication of stacked dice verified that the micro bumps with 12-mu m diameter are bonded using three step temperature bonding profile. Further stacked DRAM/ Logic performance and system verifications are demonstrated successfully using 3-D heterogeneous integration.en_US
dc.language.isoen_USen_US
dc.subjectBackside-via-last TSVen_US
dc.subjectthree-dimensional heterogeneous integrationen_US
dc.title3-D Stacked Technology of DRAM-Logic Controller Using Through-Silicon Via (TSV)en_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JEDS.2018.2815344en_US
dc.identifier.journalIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETYen_US
dc.citation.volume6en_US
dc.citation.spage396en_US
dc.citation.epage402en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000428654200025en_US
顯示於類別:期刊論文