標題: | Efficient Progressive Radiance Estimation Engine Architecture and Implementation for Progressive Photon Mapping |
作者: | Chiu, Ching-Chieh Van, Lan-Da Lin, Yu-Shu 資訊工程學系 Department of Computer Science |
關鍵字: | Hardware architecture;progressive photon mapping;progressive radiance estimation |
公開日期: | 1-Aug-2018 |
摘要: | We propose a progressive radiance estimation engine (PREE) hardware architecture to accelerate the processing of the progressive photon mapping with satisfactory graphic quality. The presented PREE architecture consists of four progressive radiance estimation units (PREUs), approximate full task schedule-oriented hit-point update operation controller (AFTSO-HpUOC) and approximate data-independent schedule-oriented radiance evaluation controller (ADISO-REC). The PREUs accelerate the radiance estimation computation by a pipeline technique and share and configure the hardware resource for hit-point update operation and radiance evaluation. Through AFTSO-HpUOC and ADISO-REC, the data can be efficiently dispatched to achieve better parallelism and the data dependence can be alleviated within the four PREUs, respectively. The core area of the proposed PREE architecture implemented in TSMC 90-nm CMOS process is 1.78 mm(2). According to the post-layout simulation results, the implementation achieves 496.79 million hit-point update operations per second (MHpUO/s) and consumes 184 mW at 125 MHz for Cornell box with three balls. |
URI: | http://dx.doi.org/10.1109/TCSI.2018.2789680 http://hdl.handle.net/11536/145234 |
ISSN: | 1549-8328 |
DOI: | 10.1109/TCSI.2018.2789680 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS |
Volume: | 65 |
起始頁: | 2491 |
結束頁: | 2502 |
Appears in Collections: | Articles |