完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Sung, Po-Jung | en_US |
dc.contributor.author | Cho, Ta-Chun | en_US |
dc.contributor.author | Hou, Fu-Ju | en_US |
dc.contributor.author | Hsueh, Fu-Kuo | en_US |
dc.contributor.author | Chung, Sheng-Ti | en_US |
dc.contributor.author | Lee, Yao-Jen | en_US |
dc.contributor.author | Current, Michael I. | en_US |
dc.contributor.author | Chao, Tien-Sheng | en_US |
dc.date.accessioned | 2018-08-21T05:53:58Z | - |
dc.date.available | 2018-08-21T05:53:58Z | - |
dc.date.issued | 2017-05-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2017.2679766 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/145418 | - |
dc.description.abstract | In this paper, one proposed an effective method to enhance current drivability of junctionless FETs (JL-FETs) by utilizing uniaxial tensile strain effects. The strained layers were deposited on JL-FETs on silicon-on-insulator (SOI) and bulk Si wafers, respectively. Strained JL SOI FETs show an extremely low subthreshold swing (S. S.) of 65 mV/decade with ION/IOFF > 10(9); strained JL bulk FinFETs show an S. S. of 75 mV/decade with I-ON/I-OFF > 10(7). For strained JL bulk FinFETs, a triangular fin shape could suppress leakage current effectively. Regardless of substrates, JL FETs showed excellent performance owing to uniaxial tensile strain technology. Analysis of leakage current in strained JL FETs included effects on Gate-induced drain leakage trap-assisted tunneling effects were discussed by ID-VG curves under various temperatures and activation energy. Compared with JL SOI gate-all-around structures, JL bulk FinFET possesses higher ID and offer the promise of higher integration flexibility for Si CMOS compatible process for the future applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Bulk Si | en_US |
dc.subject | junctionless FET (JL-FET) | en_US |
dc.subject | silicon-on-insulator (SOI) | en_US |
dc.subject | uniaxial tensile strain | en_US |
dc.title | High-Performance Uniaxial Tensile Strained n-Channel JL SOI FETs and Triangular JL Bulk FinFETs for Nanoscaled Applications | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2017.2679766 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 64 | en_US |
dc.citation.spage | 2054 | en_US |
dc.citation.epage | 2060 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.identifier.wosnumber | WOS:000399935800023 | en_US |
顯示於類別: | 期刊論文 |