完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Bo-Yuan | en_US |
dc.contributor.author | Chen, Jiann-Lin | en_US |
dc.contributor.author | Chu, Chun-Lin | en_US |
dc.contributor.author | Luo, Guang-Li | en_US |
dc.contributor.author | Lee, Shyong | en_US |
dc.contributor.author | Chang, Edward Yi | en_US |
dc.date.accessioned | 2019-04-03T06:43:30Z | - |
dc.date.available | 2019-04-03T06:43:30Z | - |
dc.date.issued | 2017-04-01 | en_US |
dc.identifier.issn | 1932-5150 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1117/1.JMM.16.2.024501 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/145697 | - |
dc.description.abstract | This study investigates the manufacturing process of thermal atomic layer deposition (ALD) and analyzes its thermal and physical mechanisms. Moreover, experimental observations and computational fluid dynamics (CFD) are both used to investigate the formation and deposition rate of a film for precisely controlling the thickness and structure of the deposited material. First, the design of the TALD system model is analyzed, and then CFD is used to simulate the optimal parameters, such as gas flow and the thermal, pressure, and concentration fields, in the manufacturing process to assist the fabrication of oxide-semiconductors and devices based on them, and to improve their characteristics. In addition, the experiment applies ALD to grow films on Ge and GaAs substrates with three-dimensional (3-D) transistors having high electric performance. The electrical analysis of dielectric properties, leakage current density, and trapped charges for the transistors is conducted by high-and low-frequency measurement instruments to determine the optimal conditions for 3-D device fabrication. It is anticipated that the competitive strength of such devices in the semiconductor industry will be enhanced by the reduction of cost and improvement of device performance through these optimizations. (C) 2017 Society of Photo-Optical Instrumentation Engineers (SPIE). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | atomic layer deposition | en_US |
dc.subject | transistors | en_US |
dc.subject | numerical simulation | en_US |
dc.subject | computational fluid dynamics | en_US |
dc.title | Ge/IIIV fin field-effect transistor common gate process and numerical simulations | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1117/1.JMM.16.2.024501 | en_US |
dc.identifier.journal | JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS | en_US |
dc.citation.volume | 16 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 0 | en_US |
dc.citation.epage | 0 | en_US |
dc.contributor.department | 材料科學與工程學系 | zh_TW |
dc.contributor.department | Department of Materials Science and Engineering | en_US |
dc.identifier.wosnumber | WOS:000404163900015 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |