完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Bo-Yuanen_US
dc.contributor.authorChen, Jiann-Linen_US
dc.contributor.authorChu, Chun-Linen_US
dc.contributor.authorLuo, Guang-Lien_US
dc.contributor.authorLee, Shyongen_US
dc.contributor.authorChang, Edward Yien_US
dc.date.accessioned2019-04-03T06:43:30Z-
dc.date.available2019-04-03T06:43:30Z-
dc.date.issued2017-04-01en_US
dc.identifier.issn1932-5150en_US
dc.identifier.urihttp://dx.doi.org/10.1117/1.JMM.16.2.024501en_US
dc.identifier.urihttp://hdl.handle.net/11536/145697-
dc.description.abstractThis study investigates the manufacturing process of thermal atomic layer deposition (ALD) and analyzes its thermal and physical mechanisms. Moreover, experimental observations and computational fluid dynamics (CFD) are both used to investigate the formation and deposition rate of a film for precisely controlling the thickness and structure of the deposited material. First, the design of the TALD system model is analyzed, and then CFD is used to simulate the optimal parameters, such as gas flow and the thermal, pressure, and concentration fields, in the manufacturing process to assist the fabrication of oxide-semiconductors and devices based on them, and to improve their characteristics. In addition, the experiment applies ALD to grow films on Ge and GaAs substrates with three-dimensional (3-D) transistors having high electric performance. The electrical analysis of dielectric properties, leakage current density, and trapped charges for the transistors is conducted by high-and low-frequency measurement instruments to determine the optimal conditions for 3-D device fabrication. It is anticipated that the competitive strength of such devices in the semiconductor industry will be enhanced by the reduction of cost and improvement of device performance through these optimizations. (C) 2017 Society of Photo-Optical Instrumentation Engineers (SPIE).en_US
dc.language.isoen_USen_US
dc.subjectatomic layer depositionen_US
dc.subjecttransistorsen_US
dc.subjectnumerical simulationen_US
dc.subjectcomputational fluid dynamicsen_US
dc.titleGe/IIIV fin field-effect transistor common gate process and numerical simulationsen_US
dc.typeArticleen_US
dc.identifier.doi10.1117/1.JMM.16.2.024501en_US
dc.identifier.journalJOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMSen_US
dc.citation.volume16en_US
dc.citation.issue2en_US
dc.citation.spage0en_US
dc.citation.epage0en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000404163900015en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文


文件中的檔案:

  1. 9d5cf53922407f262385f41c9e720598.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。