Full metadata record
DC FieldValueLanguage
dc.contributor.authorDai, Chia-Tsenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2018-08-21T05:54:21Z-
dc.date.available2018-08-21T05:54:21Z-
dc.date.issued2017-08-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2017.2717970en_US
dc.identifier.urihttp://hdl.handle.net/11536/145833-
dc.description.abstractThe latchup path which may potentially exist at the interface between high-voltage (HV) and low-voltage (LV) circuits in a HV bipolar-CMOS-DMOS (BCD) technology is investigated in this brief. Owing to multiple well structures used to realize the HV device in the BCD process, the expected latchup path in the test structure was hardly triggered. However, a parasitic silicon-controlled rectifier path featuring a very low holding voltage is found in the experimental silicon chip. Such a parasitic path is first reported in the literature. It may influence the electrostatic discharge robustness of CMOS IC products with the HV and LV circuits integrated together. Thus, the layout rules at the HV and LV interface should be carefully defined to avoid the occurrence of an unexpected parasitic path.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectlatchupen_US
dc.subjectsilicon-controlled rectifier (SCR)en_US
dc.titleInvestigation of Unexpected Latchup Path Between HV-LDMOS and LV-CMOS in a 0.25-mu m 60-V/5-V BCD Technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2017.2717970en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume64en_US
dc.citation.spage3519en_US
dc.citation.epage3523en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000406268900072en_US
Appears in Collections:Articles