標題: | Investigation of Unexpected Latchup Path Between HV-LDMOS and LV-CMOS in a 0.25-mu m 60-V/5-V BCD Technology |
作者: | Dai, Chia-Tsen Ker, Ming-Dou 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Electrostatic discharge (ESD);latchup;silicon-controlled rectifier (SCR) |
公開日期: | 1-八月-2017 |
摘要: | The latchup path which may potentially exist at the interface between high-voltage (HV) and low-voltage (LV) circuits in a HV bipolar-CMOS-DMOS (BCD) technology is investigated in this brief. Owing to multiple well structures used to realize the HV device in the BCD process, the expected latchup path in the test structure was hardly triggered. However, a parasitic silicon-controlled rectifier path featuring a very low holding voltage is found in the experimental silicon chip. Such a parasitic path is first reported in the literature. It may influence the electrostatic discharge robustness of CMOS IC products with the HV and LV circuits integrated together. Thus, the layout rules at the HV and LV interface should be carefully defined to avoid the occurrence of an unexpected parasitic path. |
URI: | http://dx.doi.org/10.1109/TED.2017.2717970 http://hdl.handle.net/11536/145833 |
ISSN: | 0018-9383 |
DOI: | 10.1109/TED.2017.2717970 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 64 |
起始頁: | 3519 |
結束頁: | 3523 |
顯示於類別: | 期刊論文 |