完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Zhao, Yan | en_US |
dc.contributor.author | Chen, Zuow-Zun | en_US |
dc.contributor.author | Du, Yuan | en_US |
dc.contributor.author | Li, Yilei | en_US |
dc.contributor.author | Al Hadi, Richard | en_US |
dc.contributor.author | Virbila, Gabriel | en_US |
dc.contributor.author | Xu, Yinuo | en_US |
dc.contributor.author | Kim, Yanghyo | en_US |
dc.contributor.author | Tang, Adrian | en_US |
dc.contributor.author | Reck, Theodore J. | en_US |
dc.contributor.author | Chang, Mau-Chung Frank | en_US |
dc.date.accessioned | 2018-08-21T05:54:21Z | - |
dc.date.available | 2018-08-21T05:54:21Z | - |
dc.date.issued | 2016-12-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JSSC.2016.2601614 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/145839 | - |
dc.description.abstract | This paper presents the design and characterization of a 0.56 THz frequency synthesizer implemented in standard 65 nm CMOS technology. Its front end consists of triple-push Colpitts oscillators (TPCOs), followed by the first and second stage injection locking frequency dividers (ILFDs) and a divide-by-16 chain. TPCOs are used to triple their fundamental frequencies to 0.53-0.56 THz, while ILFDs and the subsequent divider chain are used to divide such frequencies to 2.7-2.9 GHz. Its back end consists of separate frequency and phase-locked loops with unique CMOS circuit designs to accomplish the desirable frequency/phase locking, including: 1) band-selection inductor switches; 2) simultaneous bulk voltage tuning over TPCOs and the first ILFD; and 3) a dual port injection architecture for the first ILFD. The resultant prototype realizes a 21 GHz frequency locking range with phase noise lower than -74 dBc/Hz at 1 MHz offset, and consumes 174 mW dc power. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Bulk voltage tuning | en_US |
dc.subject | frequency synthesizer | en_US |
dc.subject | harmonic oscillator | en_US |
dc.subject | injection locking | en_US |
dc.subject | phase-locked loop (PLL) | en_US |
dc.subject | subsampling phase detector | en_US |
dc.subject | terahertz | en_US |
dc.subject | triple-push Colpitts oscillator (TPCO) | en_US |
dc.subject | triple-push oscillator (TPO) | en_US |
dc.title | A 0.56 THz Phase-Locked Frequency Synthesizer in 65 nm CMOS Technology | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JSSC.2016.2601614 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 51 | en_US |
dc.citation.spage | 3005 | en_US |
dc.citation.epage | 3019 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000390420300018 | en_US |
顯示於類別: | 期刊論文 |