Full metadata record
DC FieldValueLanguage
dc.contributor.authorLai, Wei-Tingen_US
dc.contributor.authorYang, Kuo-Chingen_US
dc.contributor.authorLiao, Po-Hsiangen_US
dc.contributor.authorGeorge, Tomen_US
dc.contributor.authorLi, Pei-Wenen_US
dc.date.accessioned2019-04-03T06:36:44Z-
dc.date.available2019-04-03T06:36:44Z-
dc.date.issued2016-02-11en_US
dc.identifier.issn2296-8016en_US
dc.identifier.urihttp://dx.doi.org/10.3389/fmats.2016.00005en_US
dc.identifier.urihttp://hdl.handle.net/11536/146005-
dc.description.abstractWe report the first-of-its-kind, self-organized gate-stack heterostructure of Ge-dot/SiO2/SiGe-shell on Si fabricated in a single step through the selective oxidation of a SiGe-nanopatterned pillar over a Si3N4 buffer layer on a Si substrate. Process-controlled tunability of the Ge-dot size (7.5-90 nm), the SiO2 thickness (3-4 nm), and the SiGe-shell thickness (2-15 nm) have been demonstrated, enabling a practically achievable core building block for Ge-based metal-oxide-semiconductor (MOS) devices. Detailed morphologies, structural, and electrical interfacial properties of the SiO2/Ge-dot and SiO2/SiGe interfaces were assessed using transmission electron microscopy, energy dispersive X-ray spectroscopy, and temperature-dependent high/low-frequency capacitance-voltage measurements. Notably, NiGe/SiO2/SiGe and Al/SiO2/Ge-dot/SiO2/SiGe MOS capacitors exhibit low interface trap densities of as low as 3-5 x 10(11) cm(-2) eV(-1) and fixed charge densities of 1-5 x 10(11) cm(-2), suggesting good-quality SiO2/SiGe-shell and SiO2/Ge-dot interfaces. In addition, the advantage of having single-crystalline Si1-xGex shell (x > 0.5) in a compressive stress state in our self-aligned gate-stack heterostructure has great promise for possible SiGe (or Ge) MOS nanoelectronic and nanophotonic applications.en_US
dc.language.isoen_USen_US
dc.subjectgate-stacken_US
dc.subjectSiGeen_US
dc.subjectself-organizeden_US
dc.subjectGe doten_US
dc.subjectinterfaceen_US
dc.subjectsize-tunableen_US
dc.subjectMOSINen_US
dc.titleGate-Stack Engineering for Self-Organized Ge-dot/SiO2/SiGe-Shell MOS Capacitorsen_US
dc.typeArticleen_US
dc.identifier.doi10.3389/fmats.2016.00005en_US
dc.identifier.journalFRONTIERS IN MATERIALSen_US
dc.citation.volume3en_US
dc.citation.spage0en_US
dc.citation.epage0en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000393638100001en_US
dc.citation.woscount4en_US
Appears in Collections:Articles


Files in This Item:

  1. d18438721194728f3353e8ce4b97d65c.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.