完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Fan, Chi-Wei | en_US |
dc.contributor.author | Wu, Jieh-Tsorng | en_US |
dc.date.accessioned | 2014-12-08T15:20:30Z | - |
dc.date.available | 2014-12-08T15:20:30Z | - |
dc.date.issued | 2010 | en_US |
dc.identifier.isbn | 978-1-4244-7456-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/14609 | - |
dc.description.abstract | The jitter of the sampling clock of an analog-to-digital converter (ADC) is measured by a stochastic time-to-digital converter (TDC). The measured jitter data are used to correct the ADC sampling error and improve its signal-to-noise ratio (SNR). The same ADC is used to calibrate the TDC in the background. Both the TDC and the ADC operate at a sampling rate of 80 MS/s. Fabricated in a 65 nm CMOS technology, the TDC consists of 127 timing comparators. The proposed jitter correction technique achieves an equivalent sampling jitter root-mean-squared value (rms) of 4 ps when the jitter rms of the original sampling clock is 8.2 ps. | en_US |
dc.language.iso | en_US | en_US |
dc.title | ADC Clock Jitter Measurement and Correction Using a Stochastic TDC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS) | en_US |
dc.citation.spage | 1007 | en_US |
dc.citation.epage | 1010 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000296009300254 | - |
顯示於類別: | 會議論文 |