完整後設資料紀錄
DC 欄位語言
dc.contributor.authorFan, Chi-Weien_US
dc.contributor.authorWu, Jieh-Tsorngen_US
dc.date.accessioned2014-12-08T15:20:30Z-
dc.date.available2014-12-08T15:20:30Z-
dc.date.issued2010en_US
dc.identifier.isbn978-1-4244-7456-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/14609-
dc.description.abstractThe jitter of the sampling clock of an analog-to-digital converter (ADC) is measured by a stochastic time-to-digital converter (TDC). The measured jitter data are used to correct the ADC sampling error and improve its signal-to-noise ratio (SNR). The same ADC is used to calibrate the TDC in the background. Both the TDC and the ADC operate at a sampling rate of 80 MS/s. Fabricated in a 65 nm CMOS technology, the TDC consists of 127 timing comparators. The proposed jitter correction technique achieves an equivalent sampling jitter root-mean-squared value (rms) of 4 ps when the jitter rms of the original sampling clock is 8.2 ps.en_US
dc.language.isoen_USen_US
dc.titleADC Clock Jitter Measurement and Correction Using a Stochastic TDCen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS)en_US
dc.citation.spage1007en_US
dc.citation.epage1010en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000296009300254-
顯示於類別:會議論文