完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liao, Sheng-Hui | en_US |
dc.contributor.author | Wu, Jieh-Tsorng | en_US |
dc.date.accessioned | 2018-08-21T05:56:24Z | - |
dc.date.available | 2018-08-21T05:56:24Z | - |
dc.date.issued | 2018-01-01 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/146171 | - |
dc.description.abstract | A 2-1 MASH switched-capacitor delta-sigma modulator was fabricated using a 65 nm CMOS technology. We constantly alternate the circuit configurations of its internal integrators to optimize power consumption. The integrators are accelerated only when they are in crucial integration cycle. Operating at 5 MS/s sampling rate, this chip consumes 175 mu W from a 1 V supply. Assuming a 25 kHz signal bandwidth, it achieves 96.1 dB SNR, 94.6 dB SNDR, and 98.5 dB DR. Its active area is 1.13 x 0.34 mm(2). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Delta-sigma modulator | en_US |
dc.subject | MASH | en_US |
dc.subject | analog-digital conversion | en_US |
dc.subject | switched-capacitor circuit | en_US |
dc.title | A 1 V 175 mu W 94.6 dB SNDR 25 kHz Bandwidth Delta-Sigma Modulator Using Segmented Integration Techniques | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000434207400081 | en_US |
顯示於類別: | 會議論文 |