完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiao, Sheng-Huien_US
dc.contributor.authorWu, Jieh-Tsorngen_US
dc.date.accessioned2018-08-21T05:56:24Z-
dc.date.available2018-08-21T05:56:24Z-
dc.date.issued2018-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/146171-
dc.description.abstractA 2-1 MASH switched-capacitor delta-sigma modulator was fabricated using a 65 nm CMOS technology. We constantly alternate the circuit configurations of its internal integrators to optimize power consumption. The integrators are accelerated only when they are in crucial integration cycle. Operating at 5 MS/s sampling rate, this chip consumes 175 mu W from a 1 V supply. Assuming a 25 kHz signal bandwidth, it achieves 96.1 dB SNR, 94.6 dB SNDR, and 98.5 dB DR. Its active area is 1.13 x 0.34 mm(2).en_US
dc.language.isoen_USen_US
dc.subjectDelta-sigma modulatoren_US
dc.subjectMASHen_US
dc.subjectanalog-digital conversionen_US
dc.subjectswitched-capacitor circuiten_US
dc.titleA 1 V 175 mu W 94.6 dB SNDR 25 kHz Bandwidth Delta-Sigma Modulator Using Segmented Integration Techniquesen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000434207400081en_US
顯示於類別:會議論文