完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yuan, Fang-Li | en_US |
dc.contributor.author | Yang, Chia-Hsiang | en_US |
dc.contributor.author | Markovic, Dejan | en_US |
dc.date.accessioned | 2018-08-21T05:56:32Z | - |
dc.date.available | 2018-08-21T05:56:32Z | - |
dc.date.issued | 2011-01-01 | en_US |
dc.identifier.issn | 1930-529X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/146317 | - |
dc.description.abstract | This paper presents a hybrid soft-output MIMO detector that searches reliable soft-information in both deterministic and probabilistic ways. The fixed-complexity sphere detector (FSD) is first applied to provide near maximum-likelihood (ML) solutions. The solutions are next used to initialize the Markov Chain Monte Carlo (MCMC) detector that uses parallel Gibbs samplers (GSs) for remaining candidate enumeration. A lowcomplexity VLSI architecture is proposed to demonstrate the feasibility of hardware realization for high-throughput applications. Simulation results indicate that the hybrid detector has a 2.3x complexity reduction and a 2x throughput improvement compared to individual soft-output FSD and MCMC detectors. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A Hardware-Efficient VLSI Architecture for Hybrid Sphere-MCMC Detection | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2011 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE (GLOBECOM 2011) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000300509004066 | en_US |
顯示於類別: | 會議論文 |