完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYuan, Fang-Lien_US
dc.contributor.authorYang, Chia-Hsiangen_US
dc.contributor.authorMarkovic, Dejanen_US
dc.date.accessioned2018-08-21T05:56:32Z-
dc.date.available2018-08-21T05:56:32Z-
dc.date.issued2011-01-01en_US
dc.identifier.issn1930-529Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/146317-
dc.description.abstractThis paper presents a hybrid soft-output MIMO detector that searches reliable soft-information in both deterministic and probabilistic ways. The fixed-complexity sphere detector (FSD) is first applied to provide near maximum-likelihood (ML) solutions. The solutions are next used to initialize the Markov Chain Monte Carlo (MCMC) detector that uses parallel Gibbs samplers (GSs) for remaining candidate enumeration. A lowcomplexity VLSI architecture is proposed to demonstrate the feasibility of hardware realization for high-throughput applications. Simulation results indicate that the hybrid detector has a 2.3x complexity reduction and a 2x throughput improvement compared to individual soft-output FSD and MCMC detectors.en_US
dc.language.isoen_USen_US
dc.titleA Hardware-Efficient VLSI Architecture for Hybrid Sphere-MCMC Detectionen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE (GLOBECOM 2011)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000300509004066en_US
顯示於類別:會議論文