完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Jing-Yingen_US
dc.contributor.authorWu, Hui-Ien_US
dc.contributor.authorHu, Roberten_US
dc.contributor.authorJou, Christina F.en_US
dc.contributor.authorNiu, Dow-Chien_US
dc.date.accessioned2018-08-21T05:56:35Z-
dc.date.available2018-08-21T05:56:35Z-
dc.date.issued2010-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/146384-
dc.description.abstractWe report the design of a wideband active power divider using commercial CMOS process. This circuit is made of two distributed amplifiers sharing a common input artificial transmission line while two distinct transmission lines are employed for the output ports. Since the input transmission line tends to be overly capacitive now when compared with the conventional distributed amplifier, the constituting gain cells need to be revised so as to retain the intended 20GHz bandwidth. Small input and output reflection coefficients have been observed, and the measured output port isolation is below -30dB across the whole bandwidth, which is beyond the reach of passive power dividers. Magnitude and phase imbalances of the two output ports are 0.2dB and 0.4 degrees at 15GHz and 0.9dB and 0.6 degrees at 20GHz. The noise figure is 6.9dB at 15GHz and 9.4dB at 20GHz. The input-referred 1dB compression point is -9.5dBm at 15GHz and -10.5dBm at 20GHz. With the bias of 2.5Volt and 64Amp, the total power dissipation is 160mWatt.en_US
dc.language.isoen_USen_US
dc.subjectdistributed amplifiersen_US
dc.subjecttraveling wave amplifiersen_US
dc.subjectpower divideren_US
dc.titleA DC-20GHz CMOS Active Power Divider Designen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2010 ASIA-PACIFIC MICROWAVE CONFERENCEen_US
dc.citation.spage524en_US
dc.citation.epage526en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000394046200130en_US
顯示於類別:會議論文