完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHe, Wen-Quanen_US
dc.contributor.authorLin, Yu-Chunen_US
dc.contributor.authorHung, Jui-Yien_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2018-08-21T05:56:38Z-
dc.date.available2018-08-21T05:56:38Z-
dc.date.issued2015-01-01en_US
dc.identifier.issn2162-7541en_US
dc.identifier.urihttp://hdl.handle.net/11536/146452-
dc.description.abstractThis paper proposes a novel full-digital architecture of adaptive decision feedback equalizer (ADFE) for wireline 2-level pulse amplitude modulation (2-PAM) systems. It is well known that the feedback loop in DFE limits the greatest achievable speed. The proposed scheme begins by deriving coefficient-lookahead concept based on a reasonable assumption, whereupon a preliminary architecture can be implemented using the formula derived. Furthermore, according to channel characteristics, the formula derived can be simplified to break the feedback loop. Finally, the architecture can be easily pipelined and processed in parallel to achieve high throughput rate. Thus, the proposed design is a high speed design with parallel and pipeline architecture. This paper used a TSMC 40 nm CMOS process to fabricate the proposed design with a build-in self-test (BIST) circuit. The measured results show that the throughput rate is up to 16 Gbps.en_US
dc.language.isoen_USen_US
dc.titleFull-Digital High Throughput Design of Adaptive Decision Feedback Equalizers Using Coefficient-Lookaheaden_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000398709000058en_US
顯示於類別:會議論文