完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Yuan-Weien_US
dc.contributor.authorCheng, Yinen_US
dc.contributor.authorXu, Fengen_US
dc.contributor.authorHelfen, Lukasen_US
dc.contributor.authorTian, Tianen_US
dc.contributor.authorDi Michiel, Marcoen_US
dc.contributor.authorChen, Chihen_US
dc.contributor.authorTu, King-Ningen_US
dc.contributor.authorBaumbach, Tiloen_US
dc.date.accessioned2018-08-21T05:56:50Z-
dc.date.available2018-08-21T05:56:50Z-
dc.date.issued2016-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/146708-
dc.description.abstractNowadays, the microelectronics industry broadly uses the flipchip technology to enhance the packaging density. However, the small size and the unique geometry of the flip-chip solder joints induce the electromigration (EM) reliability issue. In this study, a Pb-free solder joints (SAC1205) was EM tested by a current of 7.5x10(3) A/cm(2). During the tests, a three-dimensional (3D) X-ray laminography method was applied to in-situ observe the microstructure evolution. The laminography method allows for the non-destructive observation and provides the quantitative analysis among three dimensions. After EM testing for 650 hr, a new EM failure mechanism was found rather than the well-known models, the pancake void propagation and the under-bump-metallization dissolution. According to the laminography images at different testing stages, many voids simultaneously formed and grew during the entire procedure of testing. Most of them distributed in the current crowding region, but a few also located in the low-currentdensity region. As the testing time increased, voids grew bigger, coalesced with each other, and finally became large voids which occupied the interface and caused EM failure. The finite-element (FE) method was also applied to analyze the interplay between the microstructure evolution and current density redistribution. A series of 3D FE models were built based on the laminography images at different testing stages. The current density distribution from the FE analysis indicates that the multiple voids formation does not affect the global current density distribution until the voids merged together and became very large voids in the late stage of EM testing. The relieving of the global current crowding in the pancake void model was not found in this new EM failure mechanism. It was the local current crowding found in the new model that responsible for the EM retardation.en_US
dc.language.isoen_USen_US
dc.titleStudy of Discrete Voids Formation in Flip-Chip Solder Joints due to Electromigration Using In-Situ 3D Laminography and Finite-Element Modelingen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC)en_US
dc.citation.spage141en_US
dc.citation.epage146en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000405690900032en_US
顯示於類別:會議論文