Full metadata record
DC FieldValueLanguage
dc.contributor.authorLin, Kun-Shengen_US
dc.contributor.authorHsu, Hsin-Wuen_US
dc.contributor.authorLee, Ren-Jieen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2018-08-21T05:56:51Z-
dc.date.available2018-08-21T05:56:51Z-
dc.date.issued2010-01-01en_US
dc.identifier.issn2151-1225en_US
dc.identifier.urihttp://hdl.handle.net/11536/146746-
dc.description.abstractFlip-Chip package provides high density I/Os and better performance in package size, signal/power integrety, and wirelength. Routing on its Re-Distribution Layer (RDL) is one of the most difficult stage in Flip-Chip packaging due to the increasing number of I/Os in modern VLSI designs. Area I/O can shorten the signal path and further increases the I/O density, but the design complexity is also higher. The Area I/O RDL routing problem is introduced in this paper, considering wirelength minimization and chip-package codesign. The proposed algorithm effectively solves the problem. 100% routability is guaranteed, from block ports to I/O pads and from I/O pads to bump pads. The authors propose the concept of regional assignment to evaluate the skew between bumps and balls. It leads the nets to route within neighbor sectors rather than the opposite sector. The experimental results, on 7 industrial designs, show that the router greatly minimizes bump-ball skew compared with [12], with reasonable extra wirelength.en_US
dc.language.isoen_USen_US
dc.titleArea-I/O RDL Routing for Chip-Package Codesign Considering Regional Assignmenten_US
dc.typeProceedings Paperen_US
dc.identifier.journal2010 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGE & SYSTEMS SYMPOSIUMen_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000406944000032en_US
Appears in Collections:Conferences Paper