完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Su, Chung-Cheng | en_US |
dc.contributor.author | Lin, Cheng-Chung | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2018-08-21T05:56:53Z | - |
dc.date.available | 2018-08-21T05:56:53Z | - |
dc.date.issued | 2017-01-01 | en_US |
dc.identifier.issn | 2474-2724 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/146785 | - |
dc.description.abstract | This paper presents a low-power time-to-digital converter (TDC) with multi-delay-switching mechanism for ADPLL application. In order to achieve low power dissipation and low area occupation, a switching mechanism is proposed on TDC design. The proposed ADPLL achieves the frequency range from 150 MHz to 1.45 GHz and 18.4 ps peak-to-peak jitter at 800 MHz. The design has been implemented in 0.18 um CMOS process with an active area of 0.1088 mm(2) and the whole system consumes 8.41 mW at 800 MHz. | en_US |
dc.language.iso | en_US | en_US |
dc.title | An All-Digital Phase-Locked Loop with a Multi-Delay-Switching TDC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) | en_US |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000411184600022 | en_US |
顯示於類別: | 會議論文 |