完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSu, Chung-Chengen_US
dc.contributor.authorLin, Cheng-Chungen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2018-08-21T05:56:53Z-
dc.date.available2018-08-21T05:56:53Z-
dc.date.issued2017-01-01en_US
dc.identifier.issn2474-2724en_US
dc.identifier.urihttp://hdl.handle.net/11536/146785-
dc.description.abstractThis paper presents a low-power time-to-digital converter (TDC) with multi-delay-switching mechanism for ADPLL application. In order to achieve low power dissipation and low area occupation, a switching mechanism is proposed on TDC design. The proposed ADPLL achieves the frequency range from 150 MHz to 1.45 GHz and 18.4 ps peak-to-peak jitter at 800 MHz. The design has been implemented in 0.18 um CMOS process with an active area of 0.1088 mm(2) and the whole system consumes 8.41 mW at 800 MHz.en_US
dc.language.isoen_USen_US
dc.titleAn All-Digital Phase-Locked Loop with a Multi-Delay-Switching TDCen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000411184600022en_US
顯示於類別:會議論文