標題: Process-Variation-Aware Iddq Diagnosis for Nano-Scale CMOS Designs - The First Step
作者: Chang, Chia-Ling (Lynn)
Wen, Charles H. -P
Bhadra, Jayanta
電機工程學系
Department of Electrical and Computer Engineering
公開日期: 1-一月-2013
摘要: Along with the shrinking CMOS process and rapid design scaling, both Iddq values and their variation of chips increase. As a result, the defect leakages become less significant when compared to the full-chip currents, making them more in-distinguishable for traditional Iddq diagnosis. Therefore, in this paper, a new approach called s-Iddq diagnosis is proposed for reinterpreting original data and diagnosing failing chips, intelligently. The overall flow consists of two key components, (1) s-Iddq transformation and (2) defect-syndrome matching: s-Iddq transformation first manifests defect leakages by excluding both the process-variation and design-scaling impacts. Later, defect-syndrome matching applies data mining with a pre-built library to identify types and locations of defects on the fly. Experimental results show that an average of 93.68% accuracy with a resolution of 1.75 defect suspects can be achieved on ISCAS'89 and IWLS'05 benchmark circuits using a 45nm technology, demonstrating the effectiveness of s-Iddq diagnosis.
URI: http://hdl.handle.net/11536/146839
ISSN: 1530-1591
期刊: DESIGN, AUTOMATION & TEST IN EUROPE
起始頁: 454
結束頁: 457
顯示於類別:會議論文