完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsieh, E. R. | en_US |
dc.contributor.author | Lee, J. W. | en_US |
dc.contributor.author | Lee, M. H. | en_US |
dc.contributor.author | Chung, Steve S. | en_US |
dc.date.accessioned | 2018-08-21T05:57:00Z | - |
dc.date.available | 2018-08-21T05:57:00Z | - |
dc.date.issued | 2017-01-01 | en_US |
dc.identifier.issn | 2161-4636 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/146930 | - |
dc.description.abstract | A thorough understanding on how to design and to manufacture a face-tunneling TFET (f-TFET) has been provided. By taking advantage of an area-tunneling, in comparison to conventional point-tunneling FET, f-TFET can be enhanced in its I-on current. This work shows Ion of f-TFET with one-order magnitude Ion enhancement than that of point-TFET(control), and the longer the gate length is, the higher the Ion becomes. However. from experimental results, S.S. of f-TFET is a little worse than that of control and shows strong dependency on temperature because of dominance of trap-assisted tunneling. To understand how traps affect I-on of f-TEFT, the charge-pumping measurement is utilized to examine trap distributions in the tunneling region. The results show that the channel/source interfacial traps degrade the performance of f-TFET, however, with careful treatment of the epi-process of f-TFET, this device with face-tunneling shows great potential for future IoT applications. | en_US |
dc.language.iso | en_US | en_US |
dc.title | The Guideline on Designing Face-tunneling FET for Large-scale-device Applications in IoT | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2017 SILICON NANOELECTRONICS WORKSHOP (SNW) | en_US |
dc.citation.spage | 3 | en_US |
dc.citation.epage | 4 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000425209200002 | en_US |
顯示於類別: | 會議論文 |