完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsieh, E. R.en_US
dc.contributor.authorLee, J. W.en_US
dc.contributor.authorLee, M. H.en_US
dc.contributor.authorChung, Steve S.en_US
dc.date.accessioned2018-08-21T05:57:00Z-
dc.date.available2018-08-21T05:57:00Z-
dc.date.issued2017-01-01en_US
dc.identifier.issn2161-4636en_US
dc.identifier.urihttp://hdl.handle.net/11536/146930-
dc.description.abstractA thorough understanding on how to design and to manufacture a face-tunneling TFET (f-TFET) has been provided. By taking advantage of an area-tunneling, in comparison to conventional point-tunneling FET, f-TFET can be enhanced in its I-on current. This work shows Ion of f-TFET with one-order magnitude Ion enhancement than that of point-TFET(control), and the longer the gate length is, the higher the Ion becomes. However. from experimental results, S.S. of f-TFET is a little worse than that of control and shows strong dependency on temperature because of dominance of trap-assisted tunneling. To understand how traps affect I-on of f-TEFT, the charge-pumping measurement is utilized to examine trap distributions in the tunneling region. The results show that the channel/source interfacial traps degrade the performance of f-TFET, however, with careful treatment of the epi-process of f-TFET, this device with face-tunneling shows great potential for future IoT applications.en_US
dc.language.isoen_USen_US
dc.titleThe Guideline on Designing Face-tunneling FET for Large-scale-device Applications in IoTen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2017 SILICON NANOELECTRONICS WORKSHOP (SNW)en_US
dc.citation.spage3en_US
dc.citation.epage4en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000425209200002en_US
顯示於類別:會議論文