標題: FastPass: Fast Timing Path Search for Generalized Timing Exception Handling
作者: Lee, Pei-Yu
Jiang, Iris Hui-Ru
Chen, Tung-Chieh
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Static timing analysis;timing exceptions;path search
公開日期: 1-一月-2018
摘要: As design complexity rapidly grows, a modem design contains more complex constraints and has more clock domains. To these stringent timing requirements, a design is iteratively optimized. Along with intensive optimizations, fast timing analysis guiding designers to fix timing violations is desired. Thus far, previous works have focused on either timing exception handling or path search only. Different from them, in this paper, we tackle these two issues together for the urgent need in modem design. We first generalize timing exceptions to model all common timing exceptions and other path-specific timing quantities. Then, we propose a novel timing analysis flow that performs fast path search for generalized timing exception handling. Furthermore, we develop three delicate techniques to achieve fast path search, including local slack bounds, dynamic slack recovering, and slack priority queue. Experimental results show that our model is general, and our flow is promising with high efficiency and scalability.
URI: http://hdl.handle.net/11536/147113
ISSN: 2153-6961
期刊: 2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC)
起始頁: 172
結束頁: 177
顯示於類別:會議論文