完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Pei-Yuen_US
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.contributor.authorChen, Tung-Chiehen_US
dc.date.accessioned2018-08-21T05:57:09Z-
dc.date.available2018-08-21T05:57:09Z-
dc.date.issued2018-01-01en_US
dc.identifier.issn2153-6961en_US
dc.identifier.urihttp://hdl.handle.net/11536/147113-
dc.description.abstractAs design complexity rapidly grows, a modem design contains more complex constraints and has more clock domains. To these stringent timing requirements, a design is iteratively optimized. Along with intensive optimizations, fast timing analysis guiding designers to fix timing violations is desired. Thus far, previous works have focused on either timing exception handling or path search only. Different from them, in this paper, we tackle these two issues together for the urgent need in modem design. We first generalize timing exceptions to model all common timing exceptions and other path-specific timing quantities. Then, we propose a novel timing analysis flow that performs fast path search for generalized timing exception handling. Furthermore, we develop three delicate techniques to achieve fast path search, including local slack bounds, dynamic slack recovering, and slack priority queue. Experimental results show that our model is general, and our flow is promising with high efficiency and scalability.en_US
dc.language.isoen_USen_US
dc.subjectStatic timing analysisen_US
dc.subjecttiming exceptionsen_US
dc.subjectpath searchen_US
dc.titleFastPass: Fast Timing Path Search for Generalized Timing Exception Handlingen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC)en_US
dc.citation.spage172en_US
dc.citation.epage177en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000426987100028en_US
顯示於類別:會議論文