標題: | A new approach to simulating n-MOSFET gate current degradation by including hot-electron induced oxide damage |
作者: | Yih, CM Cheng, SM Chung, SS 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-十一月-1998 |
摘要: | A new gate current model which considers the hot-electron induced oxide damage in n-MOSFET's was developed for the first time. The spatial distributions of oxide damage, including the interface state (N-it) and oxide trapped charge (Q(ox)), were characterized by using an improved gated-diode current measurement technique. A numerical model feasible for accurately simulating gate current degradation due to the stress generated N-it and Q(ox) has thus been proposed, Furthermore, the individual contributions of N-it and Q(ox) to the degradation of gate current can thus be calculated separately using these oxide damage. For devices stressed under maximum gate current biases, it was found that the interface state will degrade the gate current more seriously than that of the oxide trapped charge. In other words, the interface states will dominate the gate current degradation under I-G (max). Good agreement of the simulated gate current has been achieved by comparing with the measured data for pre-stressed and post-stressed devices. Finally, the proposed degradation model is not only useful for predicting the gate current after the hot-electron stress, but also provides a monitor that is superior to substrate current for submicron device reliability applications, in particular for EPROM and Flash EEPROM devices. |
URI: | http://dx.doi.org/10.1109/16.726653 http://hdl.handle.net/11536/147691 |
ISSN: | 0018-9383 |
DOI: | 10.1109/16.726653 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 45 |
起始頁: | 2343 |
結束頁: | 2348 |
顯示於類別: | 期刊論文 |