完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Louis Y-Zen_US
dc.contributor.authorWen, Charles H-Pen_US
dc.date.accessioned2019-04-02T06:00:34Z-
dc.date.available2019-04-02T06:00:34Z-
dc.date.issued2018-01-01en_US
dc.identifier.issn2169-3536en_US
dc.identifier.urihttp://dx.doi.org/10.1109/ACCESS.2018.2869029en_US
dc.identifier.urihttp://hdl.handle.net/11536/148251-
dc.description.abstractShared-memory systems enable parallel computing for the automatic test pattern generation (ATPG). Although the existing techniques for parallel ATPG reach near-linear speedup, test inflation becomes a common problem in its practicality. Therefore, this paper proposes a multi-threaded test pattern generation called MT-TPG that can suppress test inflation and accelerate fault processing, simultaneously, to retain high parallelism. For suppressing test inflation, hard-fault shuffling (HFS) and concurrent-fault interruption (CFI) are involved to avoid repeated detection of the same fault among different threads. For accelerating fault processing, the potentially-droppable-fault removal (PDFR) and single-pattern parallelfault simulation (SPPFSim) collectively drop not-yet-detected faults as early as possible for shortening the overall execution time of ATPG. According to our experimental results, the HFS and CFI can successfully suppress test inflation to < 4% on 17 benchmark circuits; PDFR and SPPFSim can achieve 13.7X speedup using 16 threads on average. As a result, MT-TPG is proven effective at unleashing parallelism with minimal test inflation on shared-memory systems.en_US
dc.language.isoen_USen_US
dc.subjectParallelismen_US
dc.subjectATPGen_US
dc.subjectfault compactionen_US
dc.titleUnleashing Parallelism With Minimal Test Inflation in Multi-Threaded Test Pattern Generationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/ACCESS.2018.2869029en_US
dc.identifier.journalIEEE ACCESSen_US
dc.citation.volume6en_US
dc.citation.spage49269en_US
dc.citation.epage49281en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000446438000001en_US
dc.citation.woscount1en_US
顯示於類別:期刊論文