完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Louis Y-Z | en_US |
dc.contributor.author | Wen, Charles H-P | en_US |
dc.date.accessioned | 2019-04-02T06:00:34Z | - |
dc.date.available | 2019-04-02T06:00:34Z | - |
dc.date.issued | 2018-01-01 | en_US |
dc.identifier.issn | 2169-3536 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/ACCESS.2018.2869029 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/148251 | - |
dc.description.abstract | Shared-memory systems enable parallel computing for the automatic test pattern generation (ATPG). Although the existing techniques for parallel ATPG reach near-linear speedup, test inflation becomes a common problem in its practicality. Therefore, this paper proposes a multi-threaded test pattern generation called MT-TPG that can suppress test inflation and accelerate fault processing, simultaneously, to retain high parallelism. For suppressing test inflation, hard-fault shuffling (HFS) and concurrent-fault interruption (CFI) are involved to avoid repeated detection of the same fault among different threads. For accelerating fault processing, the potentially-droppable-fault removal (PDFR) and single-pattern parallelfault simulation (SPPFSim) collectively drop not-yet-detected faults as early as possible for shortening the overall execution time of ATPG. According to our experimental results, the HFS and CFI can successfully suppress test inflation to < 4% on 17 benchmark circuits; PDFR and SPPFSim can achieve 13.7X speedup using 16 threads on average. As a result, MT-TPG is proven effective at unleashing parallelism with minimal test inflation on shared-memory systems. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Parallelism | en_US |
dc.subject | ATPG | en_US |
dc.subject | fault compaction | en_US |
dc.title | Unleashing Parallelism With Minimal Test Inflation in Multi-Threaded Test Pattern Generation | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/ACCESS.2018.2869029 | en_US |
dc.identifier.journal | IEEE ACCESS | en_US |
dc.citation.volume | 6 | en_US |
dc.citation.spage | 49269 | en_US |
dc.citation.epage | 49281 | en_US |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000446438000001 | en_US |
dc.citation.woscount | 1 | en_US |
顯示於類別: | 期刊論文 |