完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, WHen_US
dc.contributor.authorChen, MCen_US
dc.contributor.authorTsui, BYen_US
dc.contributor.authorHow, YTen_US
dc.contributor.authorYao, LGen_US
dc.contributor.authorJin, Yen_US
dc.contributor.authorTao, HJen_US
dc.contributor.authorChen, SCen_US
dc.contributor.authorLiang, MSen_US
dc.date.accessioned2019-04-02T06:00:18Z-
dc.date.available2019-04-02T06:00:18Z-
dc.date.issued2005-08-01en_US
dc.identifier.issn0021-4922en_US
dc.identifier.urihttp://dx.doi.org/10.1143/JJAP.44.5977en_US
dc.identifier.urihttp://hdl.handle.net/11536/149024-
dc.description.abstractThis work investigates the fundamentals of charge trapping and the effects of base oxide thickness and Si composition on charge trapping in HfSiO/SiO2 high-k gate stacks using positive-bias temperature (PBT) stressing scheme. During the PBT stress, threshold voltage shift and saturation drain current degradation induced by charge trapping continue to grow and eventually become saturated, whereas the subthreshold swing and maximum transconductance remain unchanged. The extent of charge trapping increases with the decrease of base oxide thickness and Si composition in the HfSiO film, which can be explained by considering the channel-to-bulk tunneling time constant and the amount of neutral Hf-OH trapping centers in the HfSiO bulk layer. The power law dependence of saturation drain current degradation on the gate bias voltage indicates that charge trapping would become more significant if thin base oxide and low Si composition were employed in the further scaled HfSiO/SiO2 high-k gate stacks.en_US
dc.language.isoen_USen_US
dc.subjectbase oxideen_US
dc.subjectSi compositionen_US
dc.subjectcharge trappingen_US
dc.subjecthafnium silicateen_US
dc.subjecthigh-k gate dielectricen_US
dc.titleEffects of base oxide thickness and silicon composition on charge trapping in HfSiO/SiO2 high-k gate stacksen_US
dc.typeArticleen_US
dc.identifier.doi10.1143/JJAP.44.5977en_US
dc.identifier.journalJAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERSen_US
dc.citation.volume44en_US
dc.citation.spage5977en_US
dc.citation.epage5981en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000232029500018en_US
dc.citation.woscount1en_US
顯示於類別:期刊論文