完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lu, NP | en_US |
dc.contributor.author | Chung, CP | en_US |
dc.date.accessioned | 2019-04-02T05:59:24Z | - |
dc.date.available | 2019-04-02T05:59:24Z | - |
dc.date.issued | 1995-09-01 | en_US |
dc.identifier.issn | 0129-0533 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1142/S0129053395000233 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/149164 | - |
dc.description.abstract | In this paper, we study the memory system design for superscalar processing. Benchmarking is used to examine the execution behavior of load/store instructions, such as load/store parallelism and memory load/store port utilization. It is found that the use of only a single load/store port forms a system bottleneck. A superscalar processor benefits from multiple load/store ports and system performance saturates with two load/store ports. The memory system must be carefully designed if multiple load/store ports are supported in a superscalar processor. Thus, we consider the design of the data cache subsystem. The data cache configurations we investigate include multiported cache, multibank cache, and duplicated cache. Through benchmarking, we find that the duplicated cache performs well in most benchmarks. Yet the cost of a duplicated cache is higher. In a superscalar multiprocessing environment, in order to properly maintain memory consistency, we must consider the load/store ordering of the processors. In superscalar processors, the load/store ordering may be in one of three forms: total ordering, load bypassing, and load forwarding. In this research, we conclude that to support the sequential consistency model, the load/store instructions must be totally ordered. Load bypassing and load forwarding are sufficient to support the processor consistency model. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | superscalar processing | en_US |
dc.subject | load/store port | en_US |
dc.subject | cache | en_US |
dc.subject | memory consistency model | en_US |
dc.title | Memory system design in superscalar processing | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1142/S0129053395000233 | en_US |
dc.identifier.journal | INTERNATIONAL JOURNAL OF HIGH SPEED COMPUTING | en_US |
dc.citation.volume | 7 | en_US |
dc.citation.spage | 421 | en_US |
dc.citation.epage | 443 | en_US |
dc.contributor.department | 資訊科學與工程研究所 | zh_TW |
dc.contributor.department | Institute of Computer Science and Engineering | en_US |
dc.identifier.wosnumber | WOS:A1995VB93300006 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |