Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Chin, SY | en_US |
dc.contributor.author | Wu, CY | en_US |
dc.date.accessioned | 2019-04-02T05:58:31Z | - |
dc.date.available | 2019-04-02T05:58:31Z | - |
dc.date.issued | 1996-08-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/149265 | - |
dc.description.abstract | This paper describes the design of a CMOS capacitor-ratio-independent and gain-insensitive algorithmic analog-to-digital (A/D) converter. Using the fully differential switched-capacitor technique, the A/D converter is insensitive to capacitor-ratio accuracy as well as finite gain and offset voltage of operational amplifiers. The switch-induced error voltage becomes the only major error source, which is further suppressed by the fully differential structure. The proposed A/D converter is designed and fabricated by 0.8 mu m double-poly double-metal CMOS technology. The op-amp gain is only 60 dB and no special layout care is done for capacitor matching. Experimental results have shown that 14-b resolution at the sampling frequency of 10 kHz can be achieved in the fabricated A/D converter. Thus it can be used in the applications which require low-cost high-resolution A/D conversion. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A CMOS ratio-independent and gain-insensitive algorithmic analog-to-digital converter | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 31 | en_US |
dc.citation.spage | 1201 | en_US |
dc.citation.epage | 1207 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1996VA81000018 | en_US |
dc.citation.woscount | 15 | en_US |
Appears in Collections: | Articles |