Full metadata record
DC FieldValueLanguage
dc.contributor.authorChin, SYen_US
dc.contributor.authorWu, CYen_US
dc.date.accessioned2019-04-02T05:58:31Z-
dc.date.available2019-04-02T05:58:31Z-
dc.date.issued1996-08-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://hdl.handle.net/11536/149265-
dc.description.abstractThis paper describes the design of a CMOS capacitor-ratio-independent and gain-insensitive algorithmic analog-to-digital (A/D) converter. Using the fully differential switched-capacitor technique, the A/D converter is insensitive to capacitor-ratio accuracy as well as finite gain and offset voltage of operational amplifiers. The switch-induced error voltage becomes the only major error source, which is further suppressed by the fully differential structure. The proposed A/D converter is designed and fabricated by 0.8 mu m double-poly double-metal CMOS technology. The op-amp gain is only 60 dB and no special layout care is done for capacitor matching. Experimental results have shown that 14-b resolution at the sampling frequency of 10 kHz can be achieved in the fabricated A/D converter. Thus it can be used in the applications which require low-cost high-resolution A/D conversion.en_US
dc.language.isoen_USen_US
dc.titleA CMOS ratio-independent and gain-insensitive algorithmic analog-to-digital converteren_US
dc.typeArticleen_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume31en_US
dc.citation.spage1201en_US
dc.citation.epage1207en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1996VA81000018en_US
dc.citation.woscount15en_US
Appears in Collections:Articles