完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, YL | en_US |
dc.contributor.author | Tseng, WT | en_US |
dc.contributor.author | Feng, MS | en_US |
dc.date.accessioned | 2019-04-02T05:58:48Z | - |
dc.date.available | 2019-04-02T05:58:48Z | - |
dc.date.issued | 1997-09-01 | en_US |
dc.identifier.issn | 0021-4922 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1143/JJAP.36.5492 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/149680 | - |
dc.description.abstract | The process of interlevel dielectrics (ILD) between poly-Si and metal is critical to device characteristics and reliability. Also, the shrinking design rules demand greater hot carrier reliability, which is strongly influenced by the ILD process. In this paper we describe a process for improving the reliability of 0.35 mu m devices by using modified plasma-enhanced chemical vapor deposited tetraethoxysilane (PECVD-TEOS) N2O-rich or O-2-rich ILD films which contain less hydrogen concentration and excellent moisture resistance, and less mobile ion penetration after chemical-mechanical polishing (CMP), relative to standard PE-TEOS oxides. The hot carrier lifetime and the held isolation device threshold voltage are monitored and compared between devices with ILD layers based on different combinations of subatomespheric O-3-TEOS borophosphorus silicate glass (BPSG), standard PE-TEOS, O-2-rich and N2O-rich oxides. The material characteristics contributing to the reduction in post-CMP mobile ion levels and the improvement in device reliability will be discussed. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | intermetal dielectrics | en_US |
dc.subject | chemical-mechanical polishing (CMP) | en_US |
dc.subject | PE-TEOS | en_US |
dc.subject | hot carriers | en_US |
dc.subject | device reliability | en_US |
dc.subject | moisture resistance | en_US |
dc.title | Integration of modified plasma-enhanced chemical vapor deposited tetraethoxysilane intermetal dielectric and chemical-mechanical polishing processes for 0.35 mu m IC device reliability improvement | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1143/JJAP.36.5492 | en_US |
dc.identifier.journal | JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS | en_US |
dc.citation.volume | 36 | en_US |
dc.citation.spage | 5492 | en_US |
dc.citation.epage | 5497 | en_US |
dc.contributor.department | 材料科學與工程學系 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Materials Science and Engineering | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1997YE80400017 | en_US |
dc.citation.woscount | 2 | en_US |
顯示於類別: | 期刊論文 |