完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, W. B. | en_US |
dc.contributor.author | Chin, Albert | en_US |
dc.date.accessioned | 2019-04-02T05:58:50Z | - |
dc.date.available | 2019-04-02T05:58:50Z | - |
dc.date.issued | 2010-01-01 | en_US |
dc.identifier.issn | 0741-3106 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/LED.2009.2035719 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/149867 | - |
dc.description.abstract | Using a SiO2 interfacial layer and a high-kappa gate TiLaO dielectric, the TaN/TiLaO/SiO2 on Ge/Si nMOSFETs in this study showed a small 1.1-nm capacitance equivalent thickness, a good high field mobility of 201 cm(2)/(V . s) at 0.5 MV/cm, and a very low OFF-state leakage current of 3.5 x 10(-10) A/mu m. The self-aligned and gate-first metal-gate/high-kappa and Ge nMOSFETs were processed using standard ion implantation and 550 degrees C RTA. The proposed devices are fully compatible with current VLSI fabrication methods. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Ge | en_US |
dc.subject | nMOSFETs | en_US |
dc.subject | TaN | en_US |
dc.subject | TiLaO | en_US |
dc.title | High Performance of Ge nMOSFETs Using SiO2 Interfacial Layer and TiLaO Gate Dielectric | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/LED.2009.2035719 | en_US |
dc.identifier.journal | IEEE ELECTRON DEVICE LETTERS | en_US |
dc.citation.volume | 31 | en_US |
dc.citation.spage | 80 | en_US |
dc.citation.epage | 82 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000273090800028 | en_US |
dc.citation.woscount | 9 | en_US |
顯示於類別: | 期刊論文 |