完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Man-Chiaen_US
dc.contributor.authorYu, Jui-Yuanen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:21:06Z-
dc.date.available2014-12-08T15:21:06Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-4434-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/15004-
dc.identifier.urihttp://dx.doi.org/10.1109/ASSCC.2009.5357186en_US
dc.description.abstractThis work addresses an all digitally-controlled oscillator (DCO) design with three newly proposed hysteresis delay cells (HDC). According to circuit topologies, the three HDCs are defined as on-off, cascaded, and nested HDCs that provide different propagation delay. These HDCs comprise architecture, a power-of-two delay stage DCO (P2DCO), that every delay stage provides half delay than the previous one in a descending order, resulting in low power and low cost features. A self-calibration method is accompanied to maintain the monotonicity of the P2DCO under PVT variations. The P2DCO is verified in a 90nm CMOS technology. The LSB control word provides a 2.04ps delay resolution. The post-layout simulations show that the dynamic power is 75.9 mu W and 5.2 mu W in the 239.2MHz and 3.89MHz, respectively. The area of the P2DCO is 60*2 mu m(2).en_US
dc.language.isoen_USen_US
dc.titleA Sub-100 mu W Area-Efficient Digitally-Controlled Oscillator Based on Hysteresis Delay Cell Topologiesen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ASSCC.2009.5357186en_US
dc.identifier.journal2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC)en_US
dc.citation.spage89en_US
dc.citation.epage92en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000298194200023-
顯示於類別:會議論文


文件中的檔案:

  1. 000298194200023.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。