完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Man-Chia | en_US |
dc.contributor.author | Yu, Jui-Yuan | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:21:06Z | - |
dc.date.available | 2014-12-08T15:21:06Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-1-4244-4434-2 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/15004 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/ASSCC.2009.5357186 | en_US |
dc.description.abstract | This work addresses an all digitally-controlled oscillator (DCO) design with three newly proposed hysteresis delay cells (HDC). According to circuit topologies, the three HDCs are defined as on-off, cascaded, and nested HDCs that provide different propagation delay. These HDCs comprise architecture, a power-of-two delay stage DCO (P2DCO), that every delay stage provides half delay than the previous one in a descending order, resulting in low power and low cost features. A self-calibration method is accompanied to maintain the monotonicity of the P2DCO under PVT variations. The P2DCO is verified in a 90nm CMOS technology. The LSB control word provides a 2.04ps delay resolution. The post-layout simulations show that the dynamic power is 75.9 mu W and 5.2 mu W in the 239.2MHz and 3.89MHz, respectively. The area of the P2DCO is 60*2 mu m(2). | en_US |
dc.language.iso | en_US | en_US |
dc.title | A Sub-100 mu W Area-Efficient Digitally-Controlled Oscillator Based on Hysteresis Delay Cell Topologies | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/ASSCC.2009.5357186 | en_US |
dc.identifier.journal | 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) | en_US |
dc.citation.spage | 89 | en_US |
dc.citation.epage | 92 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000298194200023 | - |
顯示於類別: | 會議論文 |